DocumentCode :
1953403
Title :
Full-chip signal interconnect analysis for electromigration reliability
Author :
Rochel, S. ; Nagaraj, N.S.
Author_Institution :
Simplex Solutions Inc., USA
fYear :
2000
fDate :
2000
Firstpage :
337
Lastpage :
340
Abstract :
Metal electromigration affects the functionality and lifetime of integrated circuits. This problem has so far been addressed by imposing simple design rules and current density limits during the design and validation of ICs, but a barrier has been reached in UDSM. State-of-the-art, high-speed circuit designs require current densities in signal nets close to the material limits to meet timing budgets. The validation of electromigration reliability becomes imperative. This paper introduces analysis techniques specifically for signal net electromigration validation at the full-chip level. Results of this analysis provide feedback to the designer to permit engineering decisions between opposing design constraints with consideration to electromigration reliability
Keywords :
current density; current distribution; electromigration; failure analysis; integrated circuit design; integrated circuit interconnections; integrated circuit reliability; probability; IC functionality; IC lifetime; MTTF model; current density limits; design constraints; electromigration reliability; full-chip level; full-chip signal interconnect analysis; high-speed circuit designs; integrated circuits; metal electromigration; signal net electromigration validation; timing budgets; Current density; Current distribution; Data mining; Electromigration; Failure analysis; Integrated circuit interconnections; Signal analysis; Signal design; Statistical analysis; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
Type :
conf
DOI :
10.1109/ISQED.2000.838893
Filename :
838893
Link To Document :
بازگشت