DocumentCode :
1955495
Title :
Optimal design of checksum-based checkers for fault detection in linear analog circuits
Author :
Yoon, Heebyung ; Chatterjee, Abhijit ; Hughes, Joseph L A
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
1997
fDate :
4-7 Jan 1997
Firstpage :
393
Lastpage :
397
Abstract :
Traditionally, built-in self-test (BIST) techniques have assumed access to only the input and output nodes of the circuit under test (CUT). It has been shown earlier, that checksum-based checkers can be designed to perform on-line fault detection in linear analog circuits using access to certain internal nodes of CUT. In this paper, we address the problem of optimizing the checker circuitry to maximize the detectability of faults in CUT. The above optimization problem is solved as a linear programming problem. The resulting checker can be used to perform both BIST of CUT and on-line error detection as well. Faults in the checker hardware are taken into account during the checker optimization process
Keywords :
analogue integrated circuits; built-in self test; circuit optimisation; error detection; fault location; integrated circuit testing; linear programming; BIST; checksum-based checkers; fault detection; linear analog circuits; linear programming problem; online error detection; optimal design; optimization problem; Analog circuits; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Equations; Fault detection; Fault tolerance; Hardware; Linear programming;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-8186-7755-4
Type :
conf
DOI :
10.1109/ICVD.1997.568161
Filename :
568161
Link To Document :
بازگشت