DocumentCode :
1956068
Title :
Multiple data set reduction on FPGAs
Author :
Tai, Yi-Gang ; Lo, Chia-Tien Dan ; Psarris, Kleanthis
Author_Institution :
Dept. of Comput. Sci., Univ. of Texas at San Antonio, San Antonio, TX, USA
fYear :
2010
fDate :
8-10 Dec. 2010
Firstpage :
45
Lastpage :
52
Abstract :
Many scientific or engineering applications perform reduction of sets of sequential data streams. If the core operator of the reduction is deeply pipelined, dependencies between the input data elements cause data hazards in the pipeline. To tackle this problem, we propose a multiple set variable length reduction design with low latency and high pipeline utilization in this paper. We prove the buffer size and execution time bounds, and then show its performance on practical multiple data set scenarios. We apply the proposed method to the Householder QR decomposition and compare its performance to other methods with superior results. The proposed design is implemented on FPGAs with resource usage and performance presented.
Keywords :
data reduction; field programmable gate arrays; logic design; FPGA; householder QR decomposition; multiple data set reduction; multiple set variable length reduction design; sequential data streams; Adders; Buffer storage; Feeds; Field programmable gate arrays; Indexes; Merging; Pipelines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2010 International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8980-0
Type :
conf
DOI :
10.1109/FPT.2010.5681654
Filename :
5681654
Link To Document :
بازگشت