DocumentCode :
1957034
Title :
A self-biased high performance folded cascode CMOS op-amp
Author :
Mandal, Pradip ; Visvanathan, V.
Author_Institution :
Dept. of Electr. Commun. Eng., Indian Inst. of Sci., Bangalore, India
fYear :
1997
fDate :
4-7 Jan 1997
Firstpage :
429
Lastpage :
434
Abstract :
Cascode CMOS op-amps use a large number of external bias voltages. This results in numerous drawbacks, namely, an area and power overhead, susceptibility of the bias lines to noise and cross-talk and high sensitivity of the bias point to process variations. In this paper we present a self-biasing technique for folded cascode CMOS op-amps that uses no additional devices and no bias voltages other than the two supply rails. The resulting self-biased op-amps are free from the above mentioned drawbacks and exhibit the same performance as existing folded casode op amps, except for a small reduction in slew rate. This is achieved by following transistor sizing constraints derived through detailed circuit analysis. The technique is applied to an existing high performance op amp. Simulation results show that the high performance is maintained while nine bias voltages are eliminated
Keywords :
CMOS analogue integrated circuits; integrated circuit design; linear network analysis; operational amplifiers; external bias voltages elimination; folded cascode CMOS op amp; high performance op amp; self-biased technique; slew rate; transistor sizing constraints; Circuit analysis; Circuit simulation; Crosstalk; Filters; Frequency; MOSFETs; Operational amplifiers; Rails; Voltage; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-8186-7755-4
Type :
conf
DOI :
10.1109/ICVD.1997.568171
Filename :
568171
Link To Document :
بازگشت