DocumentCode :
1957861
Title :
Hybrid CMOS/Nanodevice Circuits: Architectures, Applications, and Device Needs
Author :
Likharev, Konstantin K.
Author_Institution :
Stony Brook Univ., Stony Brook
fYear :
2007
fDate :
18-20 June 2007
Firstpage :
9
Lastpage :
10
Abstract :
Recent work on devices, circuits and architectures for possible hybrid semiconductor/nanodevice integrated circuits is reviewed, especially those based on nanowire crossbars, with similar, simple, two-terminal devices formed at each crosspoint. A rotation of the nanowire crossbar by a certain, well-defined angle with respect to the interface pin grid allows the CMOS subsystem to address each and every of the crosspoint devices, even with no nanoscale alignment between the CMOS and crossbar subsystems. This feature liberates the high-resolution patterning technologies from the burden of overlay requirements and may enable their fast scaling beyond the 10-nm frontier. However, these and other demonstrated devices with similar functionality can hardly be scaled below 10 nm.
Keywords :
CMOS integrated circuits; hybrid integrated circuits; nanoelectronics; nanopatterning; nanowires; high-resolution patterning technologies; hybrid CMOS-nanodevice circuits; hybrid semiconductor-nanodevice integrated circuits; interface pin grid; nanowire crossbars; two-terminal devices; CMOS digital integrated circuits; CMOS memory circuits; Digital circuits; Diodes; Field programmable gate arrays; Microelectronics; Nanoscale devices; Nanotechnology; Neuromorphics; Reconfigurable architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2007 65th Annual
Conference_Location :
Notre Dame, IN
ISSN :
1548-3770
Print_ISBN :
978-1-4244-1101-6
Electronic_ISBN :
1548-3770
Type :
conf
DOI :
10.1109/DRC.2007.4373626
Filename :
4373626
Link To Document :
بازگشت