DocumentCode :
1957921
Title :
Integrating Abstract NoC Models within MPSoC Design
Author :
Moreno, Edson I. ; Popovici, Katalin M. ; Calazans, Ney L V ; Jerraya, Ahmed A.
Author_Institution :
Fac. of Inf., PUCRS, Porto Alegre
fYear :
2008
fDate :
2-5 June 2008
Firstpage :
65
Lastpage :
71
Abstract :
Current embedded applications are migrating from single processor-based systems to intensive data communication requiring multiprocessing. The performance demanded by these applications requires the use of heterogeneous multiprocessing architectures in a single chip (MPSoCs) endowed with complex communication infrastructures, such as networks on chip or NoCs. NoC parameter choices, such as network dimensioning, topology, routing algorithm, and buffer sizing then become essential aspects for optimizing the implementation of such complex systems. This paper presents NoC models that allow evaluating communication architectures through the variation of parameters during MPSoC design. Applicability of the concepts is demonstrated through two heterogeneous MPSoC case studies: an MJPEG decoder and an H.264 encoder.
Keywords :
integrated circuit design; network-on-chip; H.264 encoder; MJPEG decoder; MPSoC design; abstract NoC models; complex communication infrastructures; data communication; embedded applications; heterogeneous multiprocessing architectures; networks on chip; single processor-based systems; Analytical models; Costs; Decoding; Energy consumption; Hardware; Network-on-a-chip; Performance analysis; Protocols; Routing; Topology; Abstract Model; MPSoC Design; NoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 2008. RSP '08. The 19th IEEE/IFIP International Symposium on
Conference_Location :
Monterey, CA
ISSN :
1074-6005
Print_ISBN :
978-0-7695-3180-9
Type :
conf
DOI :
10.1109/RSP.2008.29
Filename :
4550890
Link To Document :
بازگشت