DocumentCode :
1958915
Title :
On the detection of reset faults; in synchronous sequential circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1997
fDate :
4-7 Jan 1997
Firstpage :
470
Lastpage :
474
Abstract :
We consider the problem of testing reset faults in synchronous sequential circuits with reset hardware. The reset hardware is assumed to consist of a reset input connected to all the flip-flops through a reset line. We propose a fault model that accommodates any routing of the reset line to the flip-flops. This is important since test generation is typically carried out without knowledge of the way in which the reset line is routed. We describe fault simulation procedures for the proposed reset fault model. The procedures use a given test sequence and generate appropriate reset sequences, if needed. It is shown that contrary to the common assumption that reset faults are easily detected by test sequences for other faults in the circuit some reset faults require special reset sequences and special test sequences. Thus, a complete test sequence must explicitly accommodate reset faults
Keywords :
fault diagnosis; flip-flops; logic testing; network routing; sequential circuits; fault simulation procedures; flip-flops; reset fault detection; reset fault model; reset line routing; reset sequences; synchronous sequential circuits; test sequence; Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; Flip-flops; Hardware; Routing; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-8186-7755-4
Type :
conf
DOI :
10.1109/ICVD.1997.568179
Filename :
568179
Link To Document :
بازگشت