DocumentCode :
1958984
Title :
Breaking the bottleneck of sequential decoding for high-speed digital communication
Author :
Lee, C.Y. ; Catthoor, F. ; De Man, H.
Author_Institution :
IMEC Lab., Heverlee, Belgium
fYear :
1991
fDate :
14-17 Apr 1991
Firstpage :
1213
Abstract :
An efficient ASIC architecture for the sequential stack decoding (SSD) algorithm used for channel coding is presented. It is different from the maximal likelihood (ML) Viterbi decoder (VD), mainly in the search for the correct memory path. Due to the dedicated memory organization, the storage space and required hardware can be reduced while the decoding efficiency remains almost the same. The proposed architecture results from step by step design of the I/O interface, high-level memory management, dedicated data paths, and controller. The ordering of these steps is important in optimizing the final solution. In addition, the construction of this hardware organization can be made by using the available hardware building blocks
Keywords :
application specific integrated circuits; decoding; digital communication systems; memory architecture; random-access storage; ASIC architecture; I/O interface; RAM; channel coding; controller; decoding efficiency; dedicated data paths; dedicated memory organization; hardware building blocks; high-level memory management; high-speed digital communication; required hardware; sequential stack decoding; storage space; Algorithm design and analysis; Application specific integrated circuits; Codecs; Convolutional codes; Decoding; Digital communication; Error correction; Hardware; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1991. ICASSP-91., 1991 International Conference on
Conference_Location :
Toronto, Ont.
ISSN :
1520-6149
Print_ISBN :
0-7803-0003-3
Type :
conf
DOI :
10.1109/ICASSP.1991.150609
Filename :
150609
Link To Document :
بازگشت