DocumentCode
1960088
Title
The design and optimization of SOC test solutions
Author
Larsson, E. ; Peng, Z. ; Carlsson, G.
Author_Institution
Dept. of Comput. Sci., Linkoping Univ., Sweden
fYear
2001
fDate
4-8 Nov. 2001
Firstpage
523
Lastpage
530
Abstract
We propose an integrated technique for extensive optimization of the final test solution for System-on-Chip using Simulated Annealing. The produced results from the technique are a minimized test schedule fulfilling test conflicts under test power constraints and an optimized design of the test access mechanism. We have implemented the proposed algorithm and performed experiments with several benchmarks and industrial designs to show the usefulness and efficiency of our technique.
Keywords
VLSI; circuit optimisation; design for testability; integrated circuit design; integrated circuit testing; minimisation; simulated annealing; System-on-Chip; benchmarks; efficiency; industrial designs; minimized test schedule; optimized design; simulated annealing; usefulness; Algorithm design and analysis; Benchmark testing; Cost function; Design optimization; Job shop scheduling; Performance evaluation; Processor scheduling; Simulated annealing; System testing; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Aided Design, 2001. ICCAD 2001. IEEE/ACM International Conference on
Conference_Location
San Jose, CA, USA
ISSN
1092-3152
Print_ISBN
0-7803-7247-6
Type
conf
DOI
10.1109/ICCAD.2001.968697
Filename
968697
Link To Document