Title :
Enhancing Performance of 3D Interconnection Networks using Efficient Multicast Communication Protocol
Author :
Moosavi, Sanaz Rahimi ; Rahmani, Amine ; Liljeberg, Pasi ; Plosila, Juha ; Tenhunen, Hannu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku, Finland
fDate :
Feb. 27 2013-March 1 2013
Abstract :
Three-dimensional integrated circuits (3D ICs) offer greater device integration, reduced signal delay and reduced interconnect power. They also provide greater design flexibility by allowing heterogeneous integration. In order to exploit the intrinsic capability of reducing the wire length in 3D ICs, 3D NoC-Bus Hybrid mesh architecture was proposed. This architecture provides a seemingly significant platform to implement efficient multicast routings for 3D networks-on-chip. In this paper, we propose a novel multicast partitioning and routing strategy for the 3D NoC-Bus Hybrid mesh architectures to enhance the overall system performance and reduce the power consumption. The proposed architecture exploits the beneficial attribute of a single-hop (bus-based) interlayer communication of the 3D stacked mesh architecture to provide high-performance hardware multicast support. To this end, a customized partitioning method and an efficient routing algorithm are presented to reduce the average hop count and latency of the network. Compared to the recently proposed 3D NoC architectures being capable of supporting hardware multicasting, our extensive simulations with different traffic profiles reveal that our architecture using the proposed multicast routing strategy can help achieve significant performance improvements.
Keywords :
integrated circuit design; integrated circuit interconnections; multicast protocols; network-on-chip; three-dimensional integrated circuits; 3D IC; 3D NoC-bus hybrid mesh architecture; 3D interconnection networks; 3D network-on-chip; customized partitioning method; design flexibility; device integration; efficient multicast communication protocol; heterogeneous integration; high-performance hardware multicast support; hop count reduction; interconnect power reduction; multicast partitioning-routing strategy; network latency reduction; power consumption reduction; signal delay reduction; single-hop interlayer communication; three-dimensional integrated circuits; wire length reduction; Computer architecture; Labeling; Multicast communication; Partitioning algorithms; Power demand; Protocols; Three-dimensional displays; 3D ICs; 3D NoC-Bus Hybrid Architecture; Hamiltonian Model; Multicast Communication; Wormhole Routing;
Conference_Titel :
Parallel, Distributed and Network-Based Processing (PDP), 2013 21st Euromicro International Conference on
Conference_Location :
Belfast
Print_ISBN :
978-1-4673-5321-2
Electronic_ISBN :
1066-6192
DOI :
10.1109/PDP.2013.50