Title :
Very high voltage integration in SOI based on a new floating channel technology
Author :
Plikat, R. ; Silber, D. ; Wondrak, W.
Author_Institution :
Inst. of Electr. Drives, Power Electron. & Devices, Bremen Univ., Germany
Abstract :
Summary form only given. For smart power devices, SOI HV device integration is an attractive technology. It allows integration of MOS controlled bipolar power transistors or thyristors and bidirectional AC power switches, with dielectric isolation between control and high potential regions. Si direct bonding was expected to be a successful VHV SOI technology, as >1 kV isolation to the handle wafer was expected for 2 /spl mu/m bonding oxide thickness. A major drawback, however, arises from the back-gate effect due to electric field extension into the SOI at high potentials, e.g. high anode voltage. An inversion channel which would shield the Si from high fields is extracted by the lateral electric field, leading to punchthrough or avalanche generation at the anode, trying to restore the channel and thus generating high blocking currents. Relatively thick SOI layers (/spl ap/20 /spl mu/m) are thus necessary to obtain devices with 500-600 V blocking capability for 220 V operation, and larger thicknesses are necessary for bidirectional AC switches. Trench isolation becomes very expensive and extension to 1 kV devices for integrated power electronic transistor drivers is not possible. We propose a new technique based on dielectric micro-barriers which enable formation of floating channel segments, based on the consideration that partial inversion channel formation shields the Si from high electric fields, when channel extraction can be prohibited, and that closely spaced channel segments have the same electrostatic effect as a continuous channel. By varying segment width, a quasicontinuous channel charge density variation can be obtained.
Keywords :
buried layers; carrier density; dielectric thin films; driver circuits; power integrated circuits; silicon-on-insulator; 1 kV; 2 micron; 20 micron; 220 V; 500 to 600 V; MOS controlled bipolar power transistors; MOS controlled thyristors; SOI HV device integration; SOI segmented floating channel technology; Si direct bonding; Si high field shielding; Si-SiO/sub 2/; VHV SOI technology; anode voltage; avalanche generation; back-gate effect; bidirectional AC power switches; blocking capability; blocking current; bonding oxide thickness; channel extraction; closely spaced channel segments; dielectric isolation; dielectric micro-barriers; electric field extension; electric field shielding; electrostatic effect; floating channel segments; handle wafer; integrated power electronic transistor drivers; inversion channel extraction; inversion channel restoration; lateral electric field; partial inversion channel formation; punchthrough; quasicontinuous channel charge density variation; segment width; smart power devices; thick SOI layers; trench isolation techniques; very high voltage integration; Anodes; Dielectrics; Electric fields; Isolation technology; Power electronics; Power transistors; Switches; Thyristors; Voltage; Wafer bonding;
Conference_Titel :
SOI Conference, 1998. Proceedings., 1998 IEEE International
Conference_Location :
Stuart, FL, USA
Print_ISBN :
0-7803-4500-2
DOI :
10.1109/SOI.1998.723110