Title :
ILP-Based Communication Reduction for Heterogeneous 3D Network-on-Chips
Author :
Akturk, I. ; Ozturk, Ozcan
Author_Institution :
Comput. Eng. Dept., Bilkent Univ., Ankara, Turkey
fDate :
Feb. 27 2013-March 1 2013
Abstract :
Network-on-Chip (NoC) architectures and three-dimensional integrated circuits (3D ICs) have been introduced as attractive options for overcoming the barriers in interconnect scaling while increasing the number of cores. Combining these two approaches is expected to yield better performance and higher scalability. This paper explores the possibility of combining these two techniques in a heterogeneity aware fashion. We explore how heterogeneous processors can be mapped onto the given 3D chip area to minimize the data access costs. Our initial results indicate that the proposed approach generates promising results within tolerable solution times.
Keywords :
integer programming; linear programming; network-on-chip; three-dimensional integrated circuits; 3D IC; 3D chip area; ILP-based communication reduction; NoC architectures; data access cost minimization; heterogeneous 3D network-on-chips; heterogeneous processors; integer linear programming; scalability; Bandwidth; Computer architecture; Computers; Data communication; Linear programming; System-on-chip; Three-dimensional displays; 3D; Chip Multiprocessor; Heterogeneous; NoC;
Conference_Titel :
Parallel, Distributed and Network-Based Processing (PDP), 2013 21st Euromicro International Conference on
Conference_Location :
Belfast
Print_ISBN :
978-1-4673-5321-2
Electronic_ISBN :
1066-6192
DOI :
10.1109/PDP.2013.83