DocumentCode :
1961949
Title :
A 40 nm LP CMOS self-biased continuous-time comparator with sub-100ps delay at 1.1V & 1.2mW
Author :
Milovanovic, V. ; Zimmermann, Horst
Author_Institution :
Inst. of Electrodynamics, Microwave & Circuit Eng., Vienna Univ. of Technol., Vienna, Austria
fYear :
2013
fDate :
16-20 Sept. 2013
Firstpage :
101
Lastpage :
104
Abstract :
A fully differential continuous-time comparator, that consists of a preamplifier-latch cascade, achieves propagation delays of 99 ps for a 50mVpp and 74 ps for a 100mVpp input signal amplitude under 1.1V supply and 1.2mW power consumption. The comparator is completely self-biased thus reducing influence of PVT variations and eliminating the need for a voltage reference. Dynamic delay-power management is supported through digital programmability of the self-biasing and supply voltage scaling. The design occupies 0.0007mm2 in 40 nm LP CMOS process.
Keywords :
CMOS integrated circuits; comparators (circuits); delays; preamplifiers; LP CMOS self-biased continuous-time comparator; PVT variations; digital programmability; dynamic delay-power management; fully differential continuous-time comparator; power 1.2 mW; power consumption; preamplifier-latch cascade; propagation delays; self-biasing; size 40 nm; supply voltage scaling; voltage 1.1 V; CMOS integrated circuits; Clocks; Latches; Power demand; Propagation delay; Rails; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ESSCIRC (ESSCIRC), 2013 Proceedings of the
Conference_Location :
Bucharest
ISSN :
1930-8833
Print_ISBN :
978-1-4799-0643-7
Type :
conf
DOI :
10.1109/ESSCIRC.2013.6649082
Filename :
6649082
Link To Document :
بازگشت