Title :
A 6-bit 6-GS/s 95mW background calibrated flash ADC with integrating preamplifiers and half-rate comparators in 32nm LP CMOS
Author :
Radice, Francesco ; Bruccoleri, Melchiorre ; Ganzerli, M. ; Spelgatti, G. ; Sanzogni, D. ; Pozzoni, M. ; Mazzanti, Andrea
Author_Institution :
STMicroelectron., Pavia, Italy
Abstract :
A 6-bits 6-GS/s flash ADC is presented. Single-stage integrators are proposed as preamplifiers to drive the comparators. Compared to single-stage voltage amplifiers, integrators limit the gain-bandwidth requirements leading to lower power dissipation and smaller device size. Comparators are interleaved and clocked at half rate, limiting dissipation thanks to the longer available regeneration time. Offsets of the front-end are continuously calibrated in background. The ADC, realized in a 32nm Low Power CMOS technology proves a very robust operation with SNDR degradation of only 1.5dB going from 1GS/s to 6GS/s. ENOB at 6GS/s with Nyquist frequency input is 5.25 with power dissipation of 95mW from 1V supply. The corresponding FoM is 416fJ/conv. To the Authors knowledge the converter displays also the highest speed among CMOS flash ADCs with more than 4 effective bits of resolution.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); integrating circuits; low-power electronics; preamplifiers; Nyquist frequency input; SNDR degradation; background calibrated flash ADC; front-end offsets; gain-bandwidth requirements; half-rate comparators; integrating preamplifiers; low power CMOS technology; lower power dissipation; power 95 mW; single-stage integrators; size 32 nm; voltage 1 V; word length 6 bit; CMOS integrated circuits; CMOS technology; Calibration; Clocks; Power dissipation; Preamplifiers; Signal resolution;
Conference_Titel :
ESSCIRC (ESSCIRC), 2013 Proceedings of the
Conference_Location :
Bucharest
Print_ISBN :
978-1-4799-0643-7
DOI :
10.1109/ESSCIRC.2013.6649089