DocumentCode :
1965345
Title :
Statistical advantages of intrinsic channel fully depleted SOI MOSFETs over bulk MOSFETs
Author :
Hiramoto, Toshiro ; Kumar, Anil ; Mizutani, Tomoko ; Nishimura, Jun ; Saraya, Takuya
Author_Institution :
Inst. of Ind. Sci., Univ. of Tokyo, Tokyo, Japan
fYear :
2011
fDate :
19-21 Sept. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Statistical characteristics of intrinsic channel fully depleted (FD) SOI MOSFETs and conventional bulk MOSFETs are compared. It is experimentally shown that not only threshold voltage (Vth) variability but drain induced barrier lowering (DIBL) and current onset voltage (COV) variability is well suppressed in FD SOI MOSFETs. Moreover, time-dependent Vth change due to random telegraph noise (RTN) is also smaller in FD SOI MOSFETs. The mechanisms of these variability suppressions are discussed using three dimensional device simulation and it terms out that the absence of random dopant fluctuation (RDF) is responsible for the suppressed variability. These results strongly demonstrate the advantage of intrinsic channel MOSFETs where the channel does not include dopant atoms.
Keywords :
MOSFET; semiconductor doping; silicon-on-insulator; DIBL; RDF; bulk MOSFET; current onset voltage variability; drain induced barrier lowering; intrinsic channel fully depleted SOI MOSFET; random dopant fluctuation; statistical advantage; statistical characteristics; three dimensional device simulation; threshold voltage variability; variability suppression; Current measurement; Fluctuations; Gaussian distribution; Logic gates; MOSFETs; Resource description framework;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2011 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4577-0222-8
Type :
conf
DOI :
10.1109/CICC.2011.6055354
Filename :
6055354
Link To Document :
بازگشت