DocumentCode :
1965504
Title :
A 14 b 20 MSample/s CMOS pipelined ADC
Author :
Hsin-Shu Chen ; Bacrania, K. ; Bang-Sup Song
Author_Institution :
Intersil Corp., Melbourne, FL, USA
fYear :
2000
fDate :
9-9 Feb. 2000
Firstpage :
46
Lastpage :
47
Abstract :
The performance of high-resolution pipelined ADCs is limited by the residue amplifier gain and settling accuracy. In typical implementations, error sources are capacitor ratio mismatch, op-amp gain, and residue settling. All these affect ADC performance adversely, specifically in high-speed ADCs. Capacitor matching improves as capacitor size increases, but the trend is towards shrinking capacitor size for high-speed conversion. Many innovations to overcome this such as ratio-independent techniques are reported. Among them, capacitor error-averaging offers an advantage of achieving both INL and DNL improvements over that achievable by capacitor matching, but it requires three clock phases-one extra clock phase for averaging capacitor errors. In this work, the one extra clock phase is used advantageously for comparison.
Keywords :
CMOS integrated circuits; analogue-digital conversion; high-speed integrated circuits; pipeline processing; 14 bit; CMOS pipelined ADC; capacitor error averaging; clock phase; high-speed architecture; Capacitors; Clocks; Latches; Metastasis; Operational amplifiers; Performance gain; Phase noise; Pipelines; Sampling methods; Technological innovation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-5853-8
Type :
conf
DOI :
10.1109/ISSCC.2000.839685
Filename :
839685
Link To Document :
بازگشت