Title :
Designing a Harware Accelerator for Face Recognition Using Vector Quantization and Principal Component Analysis as a Component of SoPC
Author :
Tran, Diem ; To, Thi ; Huynh, Thuan ; Nguyen, Phuong
Author_Institution :
Fac. of Electron. & Telecommun., Univ. of Sci., Ho Chi Minh City, Vietnam
Abstract :
A flexible hardware accelerator for full-search vector quantization (VQ) has been developed as a component for a system on a programmable chip (SoPC) to use in real- time image compression and recognition applications. In the system, the number of elements for each codeword and the number of codewords in the system can be changed easily for different applications with the use of an embedded CPU. The architecture allows using look up tables (LUTs), single-instruction multiple data (SIMD) and two-stage pipeline architecture. This leads to high speed operation suitable for real-time applications. On the other hand, over the last ten years or so, face recognition has become a popular area of research in computer vision and one of the most successful applications of image analysis and understanding. A number of statistical analysis methods have showed their efficiencies in recognition applications. Thus, in this research, an improved method for face recognition using principal component analysis (PCA) and vector quantization (VQ) have been developed as a component of SoPC using a DSP FPGA Development Kit, Stratix II Edition from Altera.
Keywords :
face recognition; field programmable gate arrays; image coding; parallel processing; pipeline processing; principal component analysis; system-on-chip; table lookup; vector quantisation; DSP FPGA Development Kit; SoPC; Stratix II Edition; codeword; embedded CPU; face recognition; full-search vector quantization; hardware accelerator; image recognition; look up table; pipeline architecture; principal component analysis; real-time image compression; single-instruction multiple data; system on a programmable chip; Application software; Computer architecture; Face recognition; Hardware; Image coding; Image recognition; Pipelines; Principal component analysis; Table lookup; Vector quantization; DSP using FPGA; Face Recognition; Hardware Accelerator; PCA; SoPC; Vector Quantization;
Conference_Titel :
Electronic Design, Test and Application, 2010. DELTA '10. Fifth IEEE International Symposium on
Conference_Location :
Ho Chi Minh City
Print_ISBN :
978-0-7695-3978-2
Electronic_ISBN :
978-1-4244-6026-7
DOI :
10.1109/DELTA.2010.56