Title :
Feedback processing in fast timing simulation on a multiprocessor system
Author :
Overhauser, David ; Hajj, Ibrahim
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Abstract :
The implementation of feedback processing techniques in waveform-relaxation-based fast timing simulation on a shared-memory multiprocessor system is presented. A multilevel partitioning technique is applied to the circuit similar to a hierarchical interconnection specification. This multilevel partitioning presents unique problems in its multiprocessor implementation in order to achieve efficient use of processors, especially when simulation activity occurs at various levels in the partitioning. A number of feedback processing techniques have been implemented in a fast timing simulator, IDSIM2, to run on an ALLIANT FX/8 shared-memory computer. A comparison of these techniques when applied to typical examples is presented
Keywords :
circuit analysis computing; feedback; multiprocessing systems; ALLIANT FX/8; IDSIM2; fast timing simulation; feedback processing techniques; multilevel partitioning technique; shared-memory multiprocessor system; waveform-relaxation-based; Capacitance; Circuit simulation; Computational modeling; Computer simulation; Feedback loop; Integrated circuit interconnections; Multiprocessing systems; Timing; Very large scale integration; Voltage;
Conference_Titel :
Circuits and Systems, 1989., Proceedings of the 32nd Midwest Symposium on
Conference_Location :
Champaign, IL
DOI :
10.1109/MWSCAS.1989.101892