Title :
A 48-mW, 12-bit, 150-MS/s pipelined ADC with digital calibration in 65nm CMOS
Author :
Peng, Bei ; Huang, Guanzhong ; Li, Hao ; Wan, Peiyuan ; Lin, Pingfen
Author_Institution :
Beijing Univ. of Technol., Beijing, China
Abstract :
A 1.2 V 12-bit 150 MS/s pipelined ADC with low-gain op-amps (DC gain ≈15 dB) is fabricated in a 65-nm CMOS process. The proposed 5-transistor single stage op-amp enables simple analog circuit to achieve low power and high speed. Digital background calibration technique is exploited to compensate the inter-stage gain error, capacitor mismatch and op-amp nonlinearity. The ADC achieves a peak SNDR of 68 dB and 67 dB and a peak SFDR of 85 dB and 81 dB with 6 MHz input at 100 MS/s and 150 MS/s, respectively. The ADC analog core occupies 0.78 mm2 and dissipates 36 mW at 150 MHz sampling rate from a 1.2-V supply. The digital calibration circuit occupies 0.21 mm2 and dissipates 12 mW at a clock frequency of 150MHz by estimation with software. The ADC shows a FoM of 194 fJ/conv-step at 150-MS/s from a 1.2-V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; low-power electronics; operational amplifiers; 5-transistor single stage op-amp; CMOS process; background calibration technique; capacitor mismatch compensation; digital calibration circuit; frequency 150 MHz; interstage gain error compensation; low power circuit; op-amp nonlinearity compensation; pipelined ADC; power 12 mW; power 36 mW; power 48 mW; simple analog circuit; size 65 nm; voltage 1.2 V; word length 12 bit; Analog circuits; CMOS integrated circuits; CMOS technology; Calibration; Capacitors; Frequency measurement; Gain;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2011 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4577-0222-8
DOI :
10.1109/CICC.2011.6055421