Title :
Performance comparison of differential static CMOS circuit topologies in SOI technology
Author :
Tretz, C. ; Chuang, C.T. ; Terman, L. ; Pelella, M. ; Zukowski, C.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
This paper examines the performance of differential static CMOS circuit topologies based on partially-depleted (PD) and dual-gate SOI devices. Both device types have L/sub eff/=0.15 /spl mu/m. The top and bottom gates of the dual-gate device are self-aligned to the source/drain, and the device has a fanned-out source/drain structure with low parasitic resistance. The dual-gate device current drive and transconductance are about 2.2 times that of a partially-depleted device at the same bias. We compared three differential static CMOS topologies: (a) standard CMOS logic; (b) push-pull cascode logic (PPCL), a low power high speed static logic topology; (c) complementary pass-transistor logic (CPL), known for its efficiency for device use and popular for fast arithmetic operations. We considered three cases: (a) partially-depleted device with standard bulk-like connection where the body is tied to the supply rail; (b) partially-depleted device with floating body (FB); (c) dual gate (DG) device where the bottom gate is driven with the top gate simultaneously. Based on a methodology described previously (Tretz et al. Proc. IEEE Midwest Symp. on Circuits and Systems, pp. 179-82, 1996), performance comparison of these topologies is sufficient to establish the relative performance of almost any other differential static CMOS topology, using the generic differential CMOS static gate concept. All differential static circuits can be described as a variation of the generic differential static gate comprised of pull-up and pull-down switches, cross-coupled elements, additional resistive loads, and active paths to V/sub dd//GND.
Keywords :
CMOS logic circuits; integrated circuit testing; logic testing; network topology; silicon-on-insulator; 0.15 micron; SOI technology; Si-SiO/sub 2/; active ground paths; arithmetic operations; bulk-like connection; complementary pass-transistor logic; cross-coupled elements; differential static CMOS circuit topologies; differential static CMOS topology; differential static circuits; dual-gate SOI devices; dual-gate device current drive; dual-gate device transconductance; fanned-out source/drain structure; generic differential CMOS static gate; generic differential static gate; parasitic resistance; partially-depleted SOI devices; partially-depleted device; partially-depleted floating body device; pull-down switches; pull-up switches; push-pull cascode logic; resistive loads; source/drain self-aligned gates; standard CMOS logic; static logic topology; supply rail-tied body; Arithmetic; CMOS logic circuits; Circuit topology; Circuits and systems; Immune system; Logic devices; Rails; Switches; Switching circuits; Transconductance;
Conference_Titel :
SOI Conference, 1998. Proceedings., 1998 IEEE International
Conference_Location :
Stuart, FL, USA
Print_ISBN :
0-7803-4500-2
DOI :
10.1109/SOI.1998.723142