DocumentCode :
1967975
Title :
A 330 MHz low-jitter and fast-locking direct skew compensation DLL
Author :
Joo-Ho Lee ; Seon-Ho Han ; Hoi-Jun Yoo
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fYear :
2000
fDate :
9-9 Feb. 2000
Firstpage :
352
Lastpage :
353
Abstract :
Modern high-speed systems operate at more than hundreds of MHz clock frequency using clock skew compensation techniques and source synchronization. In these high-speed systems, the jitter and phase difference of the DLL or PLL are critical in determining system operating frequency. The phase-locked loop (PLL) and delay-locked loop (DLL) are widely used to eliminate the clock skew in synchronous DRAM, Rambus DRAM, serial-link and high-speed interface applications. However, it is difficult to obtain both low jitter and adequate lock-on time using conventional DLL and PLL architectures because the analog DLL and PLL can generate a low-jitter clock signal with a narrow loop bandwidth at the expense of long lock-on time. The DLL and PLL still have non-negligible phase difference between reference and internal clocks. The phase difference comes from the mismatch between the charge and discharge current caused by V/sub DS/ difference in Charge Pump (CP) when the loop is locked. As an alternative, many open loop delay-line clock synchronization circuits such as SMD and RDL are used for SDRAM application because of lock-on in only 2 clock cycles. However, their phase difference (maximum phase difference=unit delay of delay line) is relatively large compared to that of the PLL or DLL.
Keywords :
clocks; compensation; delay lock loops; synchronisation; 330 MHz; DLL; charge current; clock cycles; clock frequency; discharge current; fast-locking direct skew compensation; high-speed systems; lock-on time; narrow loop bandwidth; open loop delay-line circuits; phase difference; source synchronization; system operating frequency; Bandwidth; Charge pumps; Circuits; Clocks; Delay lines; Frequency synchronization; Jitter; Phase locked loops; Random access memory; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-5853-8
Type :
conf
DOI :
10.1109/ISSCC.2000.839812
Filename :
839812
Link To Document :
بازگشت