DocumentCode :
1968269
Title :
Evaluation of the performance and reliability of a 1M SRAM on fully-depleted SOI
Author :
Brady, F. ; Keshavan, B. ; Rockett, L.
Author_Institution :
Lockheed Martin Semicond. Technol. Center, Manassas, VA, USA
fYear :
1998
fDate :
5-8 Oct. 1998
Firstpage :
129
Lastpage :
130
Abstract :
Summary form only given. Although there has been a fair amount of work published on fully-depleted SOI, little has been published on the capability of complex ULSI circuits fabricated with this technology. In this paper, we discuss the performance of a 1M SRAM fabricated on fully depleted SOI and compare it to the same design built with an epi/bulk process. Reliability effects are also examined. The 1M SRAM used was a design optimized for a radiation-hardened 3.3 V/0.5 /spl mu/m bulk production process. This radiation-hardened design has a cell size of 89 /spl mu/m/sup 2/ and a chip size of 11.6/spl times/12.0 mm. There are over 7 million transistors on the chip. This 1M SRAM design, unchanged, was built on fully-depleted SOI substrates. Fully-depleted SOI requires no body ties for SEU hardening, making a direct design mapping viable. The SOI version of this 1M SRAM was built without the cross-coupled intracell polysilicon resistors that are used in the bulk design to enhance SEU hardness.
Keywords :
SRAM chips; ULSI; integrated circuit design; integrated circuit reliability; integrated circuit testing; radiation hardening (electronics); silicon-on-insulator; 0.5 micron; 1 Mbit; 11.6 mm; 12 mm; 3.3 V; SEU hardening; SEU hardness; SRAM design; SRAM performance; SRAM reliability; Si-SiO/sub 2/; ULSI circuits; body ties; cell size; chip size; cross-coupled intracell polysilicon resistors; direct design mapping; epi/bulk process; fully-depleted SOI; fully-depleted SOI SRAM; fully-depleted SOI substrates; optimized SRAM design; radiation-hardened bulk production process; radiation-hardened design; reliability effects; Contracts; Electric breakdown; Isolation technology; Random access memory; Resistors; Silicon; Space vector pulse width modulation; Stress; Tellurium; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1998. Proceedings., 1998 IEEE International
Conference_Location :
Stuart, FL, USA
ISSN :
1078-621X
Print_ISBN :
0-7803-4500-2
Type :
conf
DOI :
10.1109/SOI.1998.723145
Filename :
723145
Link To Document :
بازگشت