DocumentCode :
1968473
Title :
A slicing-floorplan algorithm implementation for VLSI design
Author :
Mani, Nallasamy ; Srinivasan, Bala
Author_Institution :
Dept. of Electr. & Comput. Syst. Eng., Monash Univ., Caulfield East, Vic., Australia
Volume :
2
fYear :
1995
fDate :
19-21 Apr 1995
Firstpage :
859
Abstract :
This paper describes a floorplan design approach that combines both a heuristic graph bipartitioning procedure and a slicing tree representation in the physical design of VLSI systems. The description of the circuit to be floorplanned contains a set of functional modules each having a number of possible dimensions and a net-list containing the connectivity information. The slicing tree representation provides an efficient free traversal operations using recursion for obtaining area-efficient floorplans. The slicing paradigm also eliminates the cyclical conflicts in module placement and hence ensures better routability
Keywords :
VLSI; circuit layout CAD; graph theory; integrated circuit layout; VLSI design; area-efficient floorplans; connectivity information; heuristic graph bipartitioning procedure; module placement; net-list; routability; slicing tree representation; slicing-floorplan algorithm implementation; Algorithm design and analysis; Design engineering; Integrated circuit interconnections; Integrated circuit synthesis; Physics computing; Routing; Systems engineering and theory; Tree graphs; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Algorithms and Architectures for Parallel Processing, 1995. ICAPP 95. IEEE First ICA/sup 3/PP., IEEE First International Conference on
Conference_Location :
Brisbane, Qld.
Print_ISBN :
0-7803-2018-2
Type :
conf
DOI :
10.1109/ICAPP.1995.472278
Filename :
472278
Link To Document :
بازگشت