DocumentCode
1969366
Title
The design and implementation of arbiters for Network-on-chips
Author
Fu, Zhizhou ; Ling, Xiang
Author_Institution
Nat. Key Lab. of Sci. & Technol. on Commun., UESTC, Chengdu, China
Volume
1
fYear
2010
fDate
10-11 July 2010
Firstpage
292
Lastpage
295
Abstract
Round robin arbiter and matrix arbiter mechanism are widely used in Network-on-chips. These two mechanisms are implemented in this paper. The performances in 2D-mesh topology are tested in a FPGA platform. The resource consumption and throughput between Round-robin arbiter and Matrix-arbiter are compared. Through the experiment result, we found that the Matrix-arbiter has higher throughput than the Round-robin arbiter. However the Round-robin arbiter can save much more resources than Matrix arbiter. Thus a tradeoff between the two mechanisms should be considered when design networks-on-chip arbiters.
Keywords
asynchronous circuits; field programmable gate arrays; integrated circuit design; network-on-chip; 2D-mesh topology; FPGA platform; arbiter design; arbiter implementation; matrix arbiter mechanism; network-on-chips; resource consumption; round robin arbiter; Network-on-chips; matrix arbiter; round robin arbiter;
fLanguage
English
Publisher
ieee
Conference_Titel
Industrial and Information Systems (IIS), 2010 2nd International Conference on
Conference_Location
Dalian
Print_ISBN
978-1-4244-7860-6
Type
conf
DOI
10.1109/INDUSIS.2010.5565854
Filename
5565854
Link To Document