DocumentCode :
1970177
Title :
Delay-insensitive interface specification and synthesis
Author :
Josephs, Mark B. ; Furey, Dennis
Author_Institution :
Centre for Concurrent Syst., South Bank Polytech., London, UK
fYear :
2000
fDate :
2000
Firstpage :
169
Lastpage :
173
Abstract :
Delay insensitive interfacing was first demonstrated on the macromodules project in the 1960´s, but globally synchronous (clocked) schemes have so far dominated the VLSI era. In deep sub-micron technologies, problems of clock skew, including excessive size and power consumption of black buffers, and heterogeneity of systems on a chip are rekindling an interest in global asynchrony. DI-Algebra is presented here as a language for the specification of modules with delay-insensitive interfaces. Such modules can be implemented either in synchronous or in asynchronous logic. A design flow is also illustrated in which specifications are automatically translated into Petri nets, validated and synthesised into asynchronous logic
Keywords :
Petri nets; VLSI; asynchronous circuits; circuit CAD; delays; logic CAD; DI-Algebra; Petri nets; VLSI; asynchronous logic; clock skew; deep sub-micron technologies; delay-insensitive interface specification; design flow; global asynchrony; heterogeneity; power consumption; synchronous logic; Asynchronous circuits; Circuit synthesis; Clocks; Concurrent computing; Delay; Information systems; Petri nets; Signal design; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
Type :
conf
DOI :
10.1109/DATE.2000.840034
Filename :
840034
Link To Document :
بازگشت