DocumentCode :
1970552
Title :
Diagnostic testing of embedded memories using BIST
Author :
Bergfeld, Timothy J. ; Niggemeyer, Dirk ; Rudnick, Elizabeth M.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
2000
fDate :
2000
Firstpage :
305
Lastpage :
309
Abstract :
The increasing use of large embedded memories in systems-on-chips requires automatic memory reconfiguration to avoid the need for external accessibility. In this work, effective diagnostic memory tests of linear order O(N) are proposed that enable memory reconfiguration, and their diagnostic capabilities are analyzed. In particular, these tests allow single-cell faults to be distinguished from multiple-cell faults, such as coupling faults. In contrast to conventional O(N) tests, all cells involved in a fault are detected and localized, which allows complete reconfiguration using minimal-area BIST hardware that compares favorably with other BIST designs
Keywords :
built-in self test; fault diagnosis; integrated circuit testing; integrated memory circuits; BIST; automatic memory reconfiguration; coupling faults; diagnostic capabilities analysis; diagnostic memory tests; diagnostic testing; embedded memories; functional fault model; minimal-area BIST hardware; multiple-cell faults; single-cell faults; systems-on-chips; Automatic testing; Built-in self-test; Circuit faults; Fault detection; Hardware; Information technology; Microprocessors; Random access memory; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
Type :
conf
DOI :
10.1109/DATE.2000.840288
Filename :
840288
Link To Document :
بازگشت