DocumentCode :
1970793
Title :
A VHDL error simulator for functional test generation
Author :
Fin, Alessandro ; Fummi, Franco
Author_Institution :
DST Inf., Univ. di Verona, Italy
fYear :
2000
fDate :
2000
Firstpage :
390
Lastpage :
395
Abstract :
This paper describes an efficient error simulator able to analyze functional VHDL descriptions. The proposed simulation environment can be based on commercial VHDL simulators. All components of the simulation environment are automatically built starting from the VHDL specification of the description under test. The effectiveness of the simulator has been measured by using a random functional test generator. Functional test patterns produce, on some benchmarks, a higher gate-level fault coverage than the fault coverage achieved by a very efficient gate-level test pattern generator. Moreover, functional test generation requires a fraction of the time necessary to generate test at the gate level. This is due to the possibility of effectively exploring the test patterns space since error simulation is directly performed at the VHDL level
Keywords :
automatic test pattern generation; circuit simulation; error analysis; hardware description languages; logic testing; VHDL error simulator; commercial VHDL simulators; functional VHDL descriptions; functional test generation; random functional test generator; simulation environment; Automatic testing; Benchmark testing; Computational modeling; Formal verification; Hardware design languages; Microprocessors; Performance evaluation; Production; Random number generation; Read only memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
Type :
conf
DOI :
10.1109/DATE.2000.840301
Filename :
840301
Link To Document :
بازگشت