DocumentCode :
1970866
Title :
Verification and test challenges in SoC designs
Author :
Duenas, C.A.M.
Author_Institution :
Freescale Semicond. Inc., Jaguariuna, Brazil
fYear :
2004
fDate :
7-11 Sept. 2004
Firstpage :
9
Abstract :
SoC (system-on-chip) designs have introduced several new challenges for the functional verification and test disciplines. Besides the ever-growing functional complexity, we need to manage from several clock domains and low-power modes to all sorts of IP blocks like processors, complex peripherals, analog functions and different kinds of embedded memories. The reuse of 3rd party IP may help accelerating the design of new products, but it usually does not help the functional verification and it may even add to its complexity. The same die may be used in several packages with a different number of pins and bond-out options. This presentation discusses these and other verification and test challenges. It also describes what tools, techniques and methodologies the industry is currently using to cope with them, and finalizes outlining some future directions.
Keywords :
integrated circuit design; integrated circuit testing; system-on-chip; IP block; SoC design; analog functions; complex peripherals; embedded memory; functional verification; system on chip; Acceleration; Bonding; Memory management; Packaging; Product design; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 2004. SBCCI 2004. 17th Symposium on
Print_ISBN :
1-58113-947-0
Type :
conf
DOI :
10.1109/SBCCI.2004.240916
Filename :
1360535
Link To Document :
بازگشت