Title :
A bus delay reduction technique considering crosstalk
Author :
Hirose, Kei ; Yasuura, Hiroto
Author_Institution :
Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
Abstract :
As the CMOS technology scaled down, the horizontal coupling capacitance between adjacent wires plays a dominant part in wire load, crosstalk interference becomes a serious problem for VLSI design. We focused on the delay increase caused by crosstalk. On-chip bus delay is maximized by the crosstalk effect when adjacent wires simultaneously switch for opposite signal transition directions. This paper proposes a bus delay reduction technique by intentional skewing signal transition timing of adjacent wires. An approximated equation of bus delay shows our delay reduction technique is effective for a repeater-inserted bus. The result of SPICE simulation shows that the total bus delay reduction by from 5% to 20% can be achieved
Keywords :
CMOS digital integrated circuits; VLSI; capacitance; crosstalk; delays; integrated circuit design; CMOS technology; VLSI design; bus delay reduction technique; crosstalk interference; horizontal coupling capacitance; onchip bus delay; repeater-inserted bus; signal transition timing skew; wire load; CMOS technology; Capacitance; Crosstalk; Delay effects; Equations; Interference; Switches; Timing; Very large scale integration; Wires;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
DOI :
10.1109/DATE.2000.840308