Title :
Real-time LUT-based network topologies for dynamic and partial FPGA self-reconfiguration
Author :
Huebner, Michael ; Becker, Tobias ; Becker, Juergen
Author_Institution :
Karlsruhe Univ., Germany
Abstract :
Xilinx Virtex FPGAs offer the possibility of dynamic and partial run-time reconfiguration. If a system uses this feature the designer has to take care, that no signal lines cross the border to other reconfigurable regions. Traditional solutions connecting modules on a dynamic and partial reconfigurable system use TBUF elements for connection and separation of the functional blocks. While automatically placing and routing the design, the routing-tool sometimes uses signal lines which cross the module border. The constraints given by the designer are ignored. To solve this problem, we use slices instead of TBUF elements which leads to a benefit by using an automatic modular design flow. This paper gives an overview of the used techniques and the complete system on a Xilinx XC2V3000 FPGA.
Keywords :
electronic engineering computing; field programmable gate arrays; integrated circuit design; integrated logic circuits; network topology; table lookup; TBUF element; Xilinx XC2V3000 FPGA; automatic modular design flow; network topology; real time look up table; routing tool; run time reconfiguration; Data communication; Design methodology; Field programmable gate arrays; Hardware; Joining processes; Network topology; Permission; Routing; Runtime; Signal design;
Conference_Titel :
Integrated Circuits and Systems Design, 2004. SBCCI 2004. 17th Symposium on
Conference_Location :
Porto de Galinhas, Pernambuco, Brazil
Print_ISBN :
1-58113-947-0
DOI :
10.1109/SBCCI.2004.240972