Title :
Demultiplexer using Fast Hybrid Integrated ECL-Gates for 1 GBit/s PCM Signals
Author :
Petschacher, Reinhard ; Russer, Peter
Author_Institution :
AEG-TELEFUNKEN, Forschungsinstitut, ElisabethenstraÃ\x9fe 3, D-7900 Ulm, W.-Germany
Abstract :
This paper describes a demultiplexer combined with a clock regenerator for 1 Gbit/s PCM signals. The demultiplexer divides the incoming signal into four parallel 250 Mbit/s channels using fast hybrid integrated ECL-gates with rise time of less than 400 ps. All clock signals needed to drive these gates are extracted from the input signal by a phase locked loop using two frequency doubler stages between the local oscillator and the phase detector. Since the logic levels and supply voltages of the hybrid integrated ECL-gates are fully compatible with those of monolithic integrated ECL circuits, such ECL-circuits can be directly connected to the outputs of the demultiplexer.
Keywords :
Clocks; Coaxial components; Differential amplifiers; Distributed parameter circuits; Local oscillators; Phase change materials; Phase detection; Phase frequency detector; Phase locked loops; Signal processing;
Conference_Titel :
Microwave Conference, 1977. 7th European
Conference_Location :
Copenhagen, Denmark
DOI :
10.1109/EUMA.1977.332479