Title :
Advanced technology mapping for standard-cell generators
Author :
Correia, Vinícius ; Reis, Andre
Author_Institution :
Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
Abstract :
In this paper, a new algorithm for technology mapping aiming at standard-cell generators is proposed. The proposed method has features that explore several AND/OR circuit decompositions by using an n-ary tree representation of the circuit. In the covering step, the cell that leads to the smaller depth increase is chosen. Depth calculation is not limited to the subject tree and takes into account all previously mapped trees representing sub-expressions used as inputs. Experimental results show gains in circuit depth measured by the number of gates in series, as well as in area measured by transistor count when compared to SIS mapping approach using the same libraries. The gain in circuit depth translates to better timing as verified by SPICE simulations.
Keywords :
SPICE; decision trees; logic gates; logic partitioning; timing; AND/OR circuit decompositions; SIS mapping; SPICE simulation; area measurement; circuit depth calculation; libraries; logic gates; n-ary tree representation; standard cell generators; technology mapping; timing; transistor count; Algorithm design and analysis; Area measurement; Circuit simulation; Circuit synthesis; Gain measurement; Hardware; Libraries; Logic design; Permission; Timing;
Conference_Titel :
Integrated Circuits and Systems Design, 2004. SBCCI 2004. 17th Symposium on
Print_ISBN :
1-58113-947-0
DOI :
10.1109/SBCCI.2004.240925