DocumentCode :
1974099
Title :
Design of 2.5Gb/s non-PLL-type all-digital clock recovery circuit
Author :
Kim, Soojin ; Cho, Kyeongsoon
Author_Institution :
Dept. of Electron. & Inf. Eng., Hankuk Univ. of Foreign Studies, Yongin, South Korea
fYear :
2010
fDate :
22-23 Nov. 2010
Firstpage :
416
Lastpage :
419
Abstract :
This paper describes the architecture and design of 2.5Gb/s non-PLL-type all-digital clock recovery circuit. The proposed circuit is non-PLL-type and designed in fully digital style to provide faster acquisition time and better scalability and portability. Output jitter would not be accumulated since the proposed circuit recovers output clock for every transition of input data. Furthermore, it can recover the final output clock from potential candidate clock signals without any special elaborated techniques and the acquisition time is fast enough. The proposed circuit is designed using 130nm, 1.2V CMOS technology and simulated for 27-1 pseudo random bit sequence data at 2.5Gb/s with HSpice circuit simulator. The phase shifts in recovered clock for input data skew is within ±40ps, and peak-to-peak jitter and RMS jitter are 49ps and 4.5ps, respectively.
Keywords :
CMOS digital integrated circuits; clock and data recovery circuits; random sequences; CMOS technology; HSpice circuit simulator; bit rate 2.5 Gbit/s; nonPLL-type all-digital clock recovery circuit; pseudo random bit sequence data; size 130 nm; time -40 ps; time 4.5 ps; time 40 ps; time 49 ps; voltage 1.2 V; all-digital; clock recovery; non-PLL; phase detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
Type :
conf
DOI :
10.1109/SOCDC.2010.5682881
Filename :
5682881
Link To Document :
بازگشت