DocumentCode :
1974758
Title :
4-valued BiCMOS circuits for the transmission system of a massively parallel architecture
Author :
Etiemble, D. ; Chanussot, C. ; Neri, V.
Author_Institution :
Univ. Paris Sud, Orsay, France
fYear :
1990
fDate :
23-25 May 1990
Firstpage :
348
Lastpage :
354
Abstract :
Two versions of four-valued encoder and decoder circuits using a BiCMOS technology are presented. A comparison is made of the performance of CMOS-only and BiCMOS versions of these circuits. Such circuits are intended for use in a four-valued transmission system in the 3D interconnection network of a massively parallel architecture. The main difference in performance between the two versions comes from the use of BiCMOS encoder circuits. As expected, the bipolar transistor that is used gives a significant reduction in chip area (from 20500 λ2 to 11300 λ2). For the entire transmission path, the BiCMOS version has an equivalent propagation delay for the evaluation phase and an improved delay for the precharge phase (3.8 ns instead of 13.2 ns). The total active chip area is reduced by 28%. The advantage of the BiCMOS encoder circuit comes from the decoupling of the process of generation of the four different levels realized by the MOS transistors and that of driving the high-capacitance load. BiCMOS technologies give new circuitry perspectives for four-valued off-chip transmission
Keywords :
BIMOS integrated circuits; codecs; many-valued logics; multiprocessor interconnection networks; parallel architectures; 3D interconnection network; 4-valued BiCMOS circuits; BiCMOS encoder circuits; BiCMOS technology; bipolar transistor; four-valued encoder; four-valued off-chip transmission; four-valued transmission system; massively parallel architecture; propagation delay; Assembly; BiCMOS integrated circuits; CMOS technology; Capacitance; Circuit simulation; Communication system control; Decoding; Hardware; Multiprocessor interconnection networks; Parallel architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1990., Proceedings of the Twentieth International Symposium on
Conference_Location :
Charlotte, NC
Print_ISBN :
0-8186-2046-3
Type :
conf
DOI :
10.1109/ISMVL.1990.122646
Filename :
122646
Link To Document :
بازگشت