DocumentCode :
1974935
Title :
A robust pulse delay circuit utilizing a differential buffer ring
Author :
Jeong, Jaehyun ; Iizuka, Tetsuya ; Nakura, Toru ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution :
Dept. of Electr. Eng. & Inf. Syst., Univ. of Tokyo, Tokyo, Japan
fYear :
2010
fDate :
22-23 Nov. 2010
Firstpage :
227
Lastpage :
275
Abstract :
In this paper, we propose a pulse delay circuit using a differential buffer ring. The proposed circuit keeps an input pulse propagating on the buffer ring without a degradation of pulse width information. The cross-coupled buffer ring with compensating inverters improves the tolerance to the process variation. The proposed circuit has been implemented using 65nm CMOS process, and the simulation results demonstrate that the proposed circuit keeps an input pulse width independent of the process corner conditions, and the measurement results show that the proposed pulse delay circuit using differential buffer ring is more robust to the process variability than conventional buffer ring.
Keywords :
buffer circuits; delay circuits; pulse circuits; CMOS process; compensating inverter; cross-coupled buffer ring; differential buffer ring; process variability; pulse width information; robust pulse delay circuit; Generators; Inverters; Oscilloscopes; Power capacitors; Power supplies; Probes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
Type :
conf
DOI :
10.1109/SOCDC.2010.5682920
Filename :
5682920
Link To Document :
بازگشت