DocumentCode :
1975459
Title :
Towards simple, high-performance schedulers for high-aggregate bandwidth switches
Author :
Giaccone, Paolo ; Prabhakar, Balaji ; Shah, Devavrat
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., CA, USA
Volume :
3
fYear :
2002
fDate :
2002
Firstpage :
1160
Abstract :
High-aggregate bandwidth switches are those whose port count multiplied by the operating line rate is very high; for example, a 30 port switch operating at 40 Gbps or a 1000 port switch operating at 1 Gbps. Designing high-performance schedulers for such switches is challenging for the following reasons: (i) high performance requires finding good matchings; (ii) good matchings take time to find; (iii) in high-aggregate bandwidth switches there is either too little time (due to high line rates) or there is too much work to do (due to a high port count). We exploit the following features of the switching problem to devise simple-to-implement, high-performance schedulers: (a) the state of the switch (carried in the lengths of its queues) changes slowly with time, implying that heavy matchings will likely stay heavy over a period of time; (b) observing arriving packets conveys useful information about the state of the switch. These features are exploited using hardware parallelism and randomization to yield three scheduling algorithms for IQ (input-queued) switches - APSARA, LAURA and SERENA. These algorithms are shown to achieve 100% throughput and simulations show that their delay performance is quite competitive with respect to the maximum weight matching. The stability proof involves a derandomization procedure and uses methods which may have wider applicability.
Keywords :
packet switching; queueing theory; scheduling; IQ switches; arriving packets; hardware parallelism; high-aggregate bandwidth switches; high-performance schedulers; input-queued switch; maximum weight matching algorithm; queue lengths; randomization; weighted bipartite graph; Aggregates; Bandwidth; Bipartite graph; Delay; Fabrics; Packet switching; Scheduling algorithm; Switches; Throughput; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INFOCOM 2002. Twenty-First Annual Joint Conference of the IEEE Computer and Communications Societies. Proceedings. IEEE
ISSN :
0743-166X
Print_ISBN :
0-7803-7476-2
Type :
conf
DOI :
10.1109/INFCOM.2002.1019366
Filename :
1019366
Link To Document :
بازگشت