Title :
Novel IME instructions and their hardware architecture for ME ASIP
Author :
Eun, Hee Kwan ; Hwang, Sung Jo ; Sunwoo, Myung Hoon
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
This paper presents an ASIP (Application-specific Instruction Processor) for motion estimation that employs specific IME instructions and its programmable and reconfigurable hardware architecture for various video codecs such as H.264/AVC and MPEG4. With the proposed specific instructions and hardware accelerators, it can handle the processing requirement of High Definition (HD) video. With parallel SAD Processing Elements (PEs) using pattern information, the proposed IME instruction supports not only the full search algorithm but also other fast search algorithms. The gate count is 77K gates for each Processing Element Group (PEG) which has 256 SAD PEs. The proposed ASIP with sixteen PEGs runs at 160MHz and can handle 1080p@30 frame in real-time.
Keywords :
application specific integrated circuits; high definition video; instruction sets; motion estimation; parallel processing; reconfigurable architectures; search problems; video codecs; video coding; HD video; IME instruction; ME ASIP; PEG; application-specific instruction processor; gate count; hardware accelerator; high definition video; motion estimation; parallel SAD processing element; processing element group; reconfigurable hardware architecture; search algorithm; video codec; Algorithm design and analysis; Automatic voltage control; Clocks; Computer architecture; Hardware; Motion estimation; Real time systems; ASIP; H.264; hardware accelerator; motion estimation; reconfigurable coding; video coding;
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
DOI :
10.1109/SOCDC.2010.5682954