Title :
Analysis and simulation of a cache architecture for IP packet classification
Author :
Noel, Timothy ; Srinivasan, S.H.
Author_Institution :
Appl. Res. Group, Satyam Comput. Services Ltd., Bangalore, India
Abstract :
The paper presents the analysis and simulation results of a fully associative cache architecture for performing IP classification. We have developed a novel replacement algorithm. For optimal performance on different data traces, the administrator can tune the replacement algorithm using a configurable parameter. We have done a detailed analysis of data traces and IP traffic behavioral patterns on a backbone network. By characterizing different flows and exploiting the inter-packet arrival times of a flow, we have obtained interesting and stable results. We have also proved that, by using an effective cache design and by pipelining the hardware architecture, one can obtain packet processing speeds of 5 million packets per second.
Keywords :
IP networks; cache storage; packet switching; pipeline processing; telecommunication computing; telecommunication network management; telecommunication traffic; IP packet classification; IP traffic behavior; backbone network; cache architecture; configurable parameter; pipelined hardware architecture; replacement algorithm;
Conference_Titel :
High Performance Switching and Routing, 2003, HPSR. Workshop on
Print_ISBN :
0-7803-7710-9
DOI :
10.1109/HPSR.2003.1226670