Title :
Power supply noise evaluation with on-chip noise monitoring for various decoupling schemes of SiP
Author :
Okumura, Takafumi ; Oizono, Yoshiaki ; Nabeshima, Yoshitaka ; Sudo, Toshio
Author_Institution :
Shibaura-Inst. of Technol., Tokyo, Japan
Abstract :
Power integrity design is a critical issue in system-in-packages (SiP´s). In particular, power supply disturbance excited by simultaneous switching output (SSO) noise, or core circuits is serious in a 3D stacked die packages. Therefore, decoupling schemes in such SiP´s must be carefully designed to reduce the impedance of power distribution network (PDN) as low as possible up to high frequency range and to avoid the parallel resonance occurred by chip-package connection. In this paper, a test chip was designed and fabricated to generate noise and to monitor on-chip power supply noise. Then, a power noise evaluation system has been established. Power supply noise on core circuits was measured with a noise monitoring circuit. The noise on output buffer circuit was measured by a fixed high/low method. Power supply noises were examined in various decoupling schemes. They are with embedded SMD capacitors inside interposer, and SMD capacitors mounted on the backside of interposer along with on-chip capacitance.
Keywords :
surface mount technology; system-in-package; 3D stacked die packages; SMD capacitors; chip-package connection; core circuits; decoupling schemes; fixed high-low method; noise monitoring circuit; on-chip capacitance; on-chip noise monitoring; power distribution network; power integrity design; power supply disturbance; power supply noise evaluation; simultaneous switching output noise; surface mount device; system-in-packages; Capacitance; Capacitors; Monitoring; Noise; Noise measurement; Power supplies; System-on-a-chip;
Conference_Titel :
Electrical Design of Advanced Packaging & Systems Symposium (EDAPS), 2010 IEEE
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-9068-4
Electronic_ISBN :
2151-1225
DOI :
10.1109/EDAPS.2010.5682992