Title :
Built-in Self-Calibration and Digital-Trim Technique for 14-Bit SAR ADCs Achieving ±1 LSB INL
Author :
Thirunakkarasu, Shankar ; Bakkaloglu, Bertan
Author_Institution :
RF Mixed Signal Group, Broadcom Corp., Austin, TX, USA
Abstract :
Several state-of-the-art monitoring and control systems, such as dc motor controllers, power line monitoring and protection systems, instrumentation systems, and battery monitors, require direct digitization of high-voltage (HV) input signals. Analog-to-digital converters (ADCs) that can digitize HV signals require high linearity and low-voltage coefficient capacitors. A built-in self-calibration and digital-trim algorithm correcting static mismatches in capacitive digital-to-analog converter (DAC) used in successive approximation register analog-to-digital converters (SAR ADCs) is proposed. The algorithm uses a dynamic error correction (DEC) capacitor to cancel the static errors occurring in each capacitor of the array as the first step upon power-up and eliminates the need for an extra calibration DAC. Self-trimming is performed digitally during normal ADC operation. The algorithm is implemented on a 14-bit HV input range SAR ADC with integrated DEC capacitors. The IC is fabricated in 0.6-μm HV-compliant CMOS process, accepting up to 24Vpp differential input signal. The proposed approach achieves 73.32-dB signal-to-noise and distortion ratio, which is an improvement of 12.03 dB after self-calibration at 400-kS/s sampling rate, consuming 90 mW from a ±15 V supply. The calibration circuitry occupies 28% of the capacitor DAC and consumes <;15 mW during operation. Measurement results show that this algorithm reduces integral nonlinearity from as high as 7 LSBs down to 1 LSB, and it works even in the presence of larger mismatches exceeding 260 LSBs. Similarly, it reduces differential nonlinearity errors from 10 LSBs down to 1 LSB. The ADC occupies an active area of 9.76 mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; digital-analogue conversion; DAC; HV signals; HV-compliant CMOS process; SAR ADC; analog-to-digital converters; battery monitors; built-in self-calibration; capacitive digital-to-analog converter; control systems; dc motor controllers; digital-trim technique; distortion ratio; high-voltage input signals; instrumentation systems; low-voltage coefficient capacitors; normal operation; power 90 mW; power line monitoring systems; protection systems; signal-to-noise; size 0.6 mum; successive approximation register; voltage -15 V; voltage 15 V; word length 14 bit; Arrays; Calibration; Capacitors; Error correction; Heuristic algorithms; Switches; Testing; Analog-to-digital (A/D) conversion; digital trimming; mismatch correction; self-calibration; self-calibration.;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2321761