DocumentCode :
1976850
Title :
Electrothermal modelling of through silicon via (TSV) interconnects
Author :
Wang, Xiao-Peng ; Zhao, Wen-Sheng ; Yin, Wen-Yan
Author_Institution :
State Key Lab. of MOI, Zhejiang Univ., Hangzhou, China
fYear :
2010
fDate :
7-9 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Electrothermal effects in through silicon via (TSV) interconnects are investigated in this paper. The temperature-dependent TSV capacitance is calculated with MOS effect in silicon substrate considered. The per-unit-length resistance and inductance of TSV arrays made of different filling materials are extracted numerically with the partial-element equivalent-circuit (PEEC) method, and insertion losses of some TSV pairs are examined for different silicon substrate resistivities. The electrothermal responses of some TSV arrays made of different materials are also investigated using the modified time-domain finite-element method (TD-FEM).
Keywords :
finite element analysis; integrated circuit interconnections; time-domain analysis; MOS effect; TSV arrays; electrothermal modelling; insertion losses; modified time-domain finite-element method; partial-element equivalent-circuit method; per-unit-length inductance; per-unit-length resistance; silicon substrate resistivities; temperature-dependent TSV capacitance; through silicon via interconnects; Capacitance; Conductivity; Copper; Silicon; Substrates; Through-silicon vias; Tungsten;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Design of Advanced Packaging & Systems Symposium (EDAPS), 2010 IEEE
Conference_Location :
Singapore
ISSN :
2151-1225
Print_ISBN :
978-1-4244-9068-4
Electronic_ISBN :
2151-1225
Type :
conf
DOI :
10.1109/EDAPS.2010.5683011
Filename :
5683011
Link To Document :
بازگشت