DocumentCode :
1977857
Title :
The Design and Implementation of Repeater with Digital Predistortion
Author :
Hao, Luguo ; Xie, Weiming ; Zhen, Huiming ; Zeng, Wenbin ; Yu, Jiachi
Author_Institution :
Coll. of Inf. Eng., Guangdong Univ. of Technol., Guangzhou, China
fYear :
2010
fDate :
20-22 Aug. 2010
Firstpage :
1
Lastpage :
4
Abstract :
As the development of wireless communication technology, high-power and low-cost digital repeaters are applied more and more widely. But, under the constraint from non-linear characteristics of power amplifier (PA), the efficiency of repeater is greatly decreased. Thus, digital predistortion (DPD) algorithm and its implementation become hotspot in wireless technology research domain. This paper proposes one method to implement digital predistortion based on one FPGA chip, and gives its implementation solution. Simulation results show the method is simple and reliable, and can improve greatly the output power of repeater.
Keywords :
digital radio; distortion; field programmable gate arrays; radio repeaters; FPGA chip; digital predistortion algorithm; digital repeater; power amplifier; wireless communication technology; Field programmable gate arrays; Finite impulse response filter; Hardware; Low pass filters; Predistortion; Repeaters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Internet Technology and Applications, 2010 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-5142-5
Electronic_ISBN :
978-1-4244-5143-2
Type :
conf
DOI :
10.1109/ITAPP.2010.5566294
Filename :
5566294
Link To Document :
بازگشت