Title :
CMOS compatibility of a micromachining process developed for semiconductor neural probe
Author :
An, S.K. ; Oh, S.J. ; Kim, S.J.
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
Abstract :
Neural probes are made on silicon substrate using a micromachining process with low temperature steps only. A deep silicon etch ("Bosch") process was used for the probe shaping. CMOS compatibility of the process was checked and reported in this paper. Test transistor patterns generated using standard CMOS fabrication line were exposed to a post-CMOS probe making process including dielectric deposition, gold metalization and the dry etching step, while changes of test transistor characteristics were monitored. Threshold voltage was found virtually unchanged for both nand p-type MOS transistors. When excess plasma exposure was done, however, non-trivial shift in p-MOS threshold was observed.
Keywords :
MOSFET; biological techniques; micromachining; neurophysiology; probes; Au; CMOS compatibility; dielectric deposition; dry etching step; excess plasma exposure; gold metalization; micromachining process; p-MOS threshold; test transistor characteristics; test transistor patterns; threshold voltage; CMOS process; Character generation; Etching; Micromachining; Plasma temperature; Probes; Silicon; Substrates; Test pattern generators; Testing;
Conference_Titel :
Engineering in Medicine and Biology Society, 2001. Proceedings of the 23rd Annual International Conference of the IEEE
Print_ISBN :
0-7803-7211-5
DOI :
10.1109/IEMBS.2001.1019570