DocumentCode :
1980097
Title :
A low-noise, 8.95–11GHz all-digital frequency synthesizer with a metastability-free time-to-digital converter and a sleepy counter in 65nm CMOS
Author :
Jiang, Chen ; Liu, Junren ; Huang, Yumei ; Hong, Zhiliang
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
fYear :
2012
fDate :
17-21 Sept. 2012
Firstpage :
365
Lastpage :
368
Abstract :
A low-noise 8.95~11GHz all digital frequency synthesizer (ADPLL) with a metastability-free first-order noise shaping time-to-digital converter (TDC) and a high frequency resolution digitally controlled oscillator (DCO) is presented. An input stage for TDC is proposed to solve the problem of metastability and a specific technique is used to power down the high speed counter as soon as the ADPLL is about to lock for power saving consideration. The ADPLL is fabricated in 65nm CMOS technology and the core area is 0.385mm2. With about 8.5μs locking time, the measured phase noise performance at 1MHz offset is -106.4dBc/Hz from a carrier of 10GHz. The ADPLL core consumes 17.52mW from a supply of 1V.
Keywords :
counting circuits; frequency synthesizers; oscillators; time-digital conversion; ADPLL; CMOS technology; DCO; all-digital frequency synthesizer; frequency 8.95 GHz to 11 GHz; frequency resolution digitally controlled oscillator; metastability-free time-to-digital converter; sleepy counter; Frequency measurement; Logic gates; Noise shaping; Phase noise; Radiation detectors; Varactors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ESSCIRC (ESSCIRC), 2012 Proceedings of the
Conference_Location :
Bordeaux
ISSN :
1930-8833
Print_ISBN :
978-1-4673-2212-6
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2012.6341330
Filename :
6341330
Link To Document :
بازگشت