Title :
Advanced low power interconnect signaling schemes
Author :
Longchar, A. ; Kumari, N. Prameela
Author_Institution :
Dept. of Electron. & Commun, Reva Inst. of Technol. & Manage., Bangalore, India
Abstract :
In this paper a number of low-swing on-chip interconnect schemes will be reviewed and their effectiveness and limitations will be analysed, especially on power dissipation, delay and area. This paper describes the design of interconnect scheme (mj- lc) and (mj-c) for driving signals on the global interconnect lines. The proposed signaling schemes is implemented on 1.0 V 0.13 μ m CMOS technology, for signal transmission along a wire-length of 10 mm and the extra fan-out load of 2.5 pF (on the wire)as in previous work for a standard benchmark. Comparative evaluation of the proposed schemes is carried out with two other related designs in terms of power consumption, area, delay. The simulation results show a significant reduction of energy-delay product by up to 47% and 38% and energy-delay product by up to 34% and 49%, when compared with other counterpart low- signaling schemes.
Keywords :
CMOS integrated circuits; integrated circuit design; integrated circuit interconnections; low-power electronics; CMOS technology; energy-delay product; low power interconnect signaling scheme; low-swing on-chip interconnect scheme; power consumption; power dissipation; signal transmission; size 0.13 micron; voltage 1.0 V; UDLD; bus drivers; bus receivers; interconnect signaling; level converters;
Conference_Titel :
Advances in Recent Technologies in Communication and Computing (ARTCom 2011), 3rd International Conference on
Conference_Location :
Bangalore
DOI :
10.1049/ic.2011.0056