Title :
Design of power electronic digital controller based on FPGA/SOC using VHDL-AMS language
Author :
Jovanovic, Slavis ; Poure, Philippe
Author_Institution :
Laboratoire d´´Intrumentation Electronique de Nancy, LIEN, EA 3440, Universite Henri Poincaré de Nancy I, BP 239, 54506 Vandoeuvre les Nancy cedex France
Abstract :
In this paper, authors detail a Top-down design methodology for Power Electronic digital controller based on Field Programmable Gate Aray or System-On-Chip. This design flow uses VHDL-AMS language. The application case of a shunt three phase power active filter is studied. An optimised architecture is designed and each step is detailed. Each block of the architecture is modeled in VHDL at several abstraction levels, from real data format to specific binary format. To achieve closed loop simulation, analog and power elements are modeled in VHDL-AMS. The whole closed loop system is successfully validated at various abstraction levels of the digital control, using ADVanceMS.
Keywords :
Active filters; Closed loop systems; Control systems; Design methodology; Design optimization; Digital control; Field programmable gate arrays; Power electronics; Power system modeling; System-on-a-chip;
Conference_Titel :
Industrial Electronics, 2007. ISIE 2007. IEEE International Symposium on
Conference_Location :
Vigo, Spain
Print_ISBN :
978-1-4244-0754-5
Electronic_ISBN :
978-1-4244-0755-2
DOI :
10.1109/ISIE.2007.4374966