DocumentCode :
1981157
Title :
Design and ASIC implementation of 2-D DWT IDWT
Author :
Bhat, N.S.
Author_Institution :
Green Mil Int., Bangalore, India
fYear :
2011
fDate :
14-15 Nov. 2011
Firstpage :
122
Lastpage :
127
Abstract :
In this paper, high-efficient lifting-based architectures for the 5/3 discrete wavelet transform (DWT) are proposed. Filter coefficients of the biorthogonal 5/3 wavelet low-pass filter are quantized before implementation in the high-speed computation hardware. In the proposed architecture, all multiplications are performed using less shifts and additions. The digital signal represented in time-scale obtained by using digital filtering techniques is known as Discrete Wavelet Transform. Here the signal to be analyzed is passed through filters with different cutoff frequencies at different scales. The DWT is computed by successive lowpass and highpass filtering of the discrete time-domain signal. The efficient architecture had been chosen for lifting scheme based DWT/IDWT process and modeled in Verilog with synthesis point of view. To meet the standards of quality, ICs should be thoroughly tested, where the necessity of suitable DFT scans arises. The estimated dynamic power consumption is 2.81mW and leakage power is 20.370uW.
Keywords :
application specific integrated circuits; codecs; data compression; discrete wavelet transforms; image coding; low-pass filters; quantisation (signal); ASIC; DWT; JPEG2000; design; discrete wavelet transform; image compression; lifting-based architectures; quality; 5/3 discrete wavelet transform (DWT); Design for Testability (DFT); IDWT; JPEG-2000; lifting-based architecture;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Advances in Recent Technologies in Communication and Computing (ARTCom 2011), 3rd International Conference on
Conference_Location :
Bangalore
Type :
conf
DOI :
10.1049/ic.2011.0063
Filename :
6193552
Link To Document :
بازگشت