Title :
Parametric fault simulation and test vector generation
Author :
Saab, Khaled ; Ben-Hamida, Naim ; Kaminska, Bozena
Author_Institution :
Fluence Technol., Beaverton, OR, USA
Abstract :
Process variation has forever been the major fail cause of analog circuits where small deviations in component values cause large deviations in the measured output parameters. This paper presents a new approach for parametric fault simulation and test vector generation. The proposed approach utilizes the process information and the sensitivity of the circuit principal components in order to generate statistical models of the fault-free and the faulty circuit. The obtained information is then used as a measurement to quantify the testability of the circuit. This approach, extended by hard fault testing, has been implemented as automated tool set for IC testing called FaultMaxx and TestMaxx
Keywords :
analogue integrated circuits; automatic testing; fault simulation; integrated circuit testing; production testing; sensitivity analysis; statistical analysis; FaultMaxx; IC testing; TestMaxx; analog ICs; automated tool set; circuit testability; fault-free circuit model; faulty circuit model; hard fault testing; parametric fault simulation; process information; soft fault testing; statistical models; test vector generation; Analog integrated circuits; Artificial neural networks; Automatic testing; Circuit faults; Circuit testing; Digital integrated circuits; Electrical capacitance tomography; Integrated circuit testing; Low voltage; Reactive power;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
DOI :
10.1109/DATE.2000.840855