DocumentCode :
1982066
Title :
Architecture exploration of parameterizable EPIC SOC architectures
Author :
Halambe, A. ; Cornea, Radu ; Grun, Peter ; Dutt, Nikil ; Nicolau, Alex
Author_Institution :
Center for Embedded Comput. Syst., California Univ., Irvine, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
748
Abstract :
Design Space Exploration (DSE) of programmable systems-on-chip (SOC) incorporating parameterizable processor cores is difficult due to the complex and intrinsically nonstructured interactions between different architectural features of the processor (such as wide parallelism, and deep pipelines), the compiler and the application. Changing different processor features implies generating detailed operation conflict information - represented as Reservation Tables (RTs). If done manually, it can be a very tedious and error prone task, especially for deep pipelines, with complex resource sharing and large nonstructured instruction sets. In this paper we use RTGEN, an approach for automatic generation of RTs, to drive rapid architectural exploration of a large number of designs. We present exploration experiments on a large set of VLIW-like EPIC architectures, for varying port sharing, number of functional units, multicycling units, and with varied latency configurations. Our experiments uncovered several non-intuitive architecture design points, giving the system-level designer further flexibility in exploration of programmable SOC architectures
Keywords :
application specific integrated circuits; circuit CAD; high level synthesis; instruction sets; parallel architectures; pipeline processing; programmable circuits; RTGEN; architectural exploration; architectural features; complex resource sharing; deep pipelines; design space exploration; detailed operation conflict information; latency configurations; multicycling units; nonstructured instruction sets; nonstructured interactions; parameterizable EPIC SOC architectures; parameterizable processor cores; port sharing; processor features; programmable SOC architectures; programmable systems-on-chip; reservation tables; Computational modeling; Computer architecture; Concurrent computing; Cornea; Delay; Laboratories; Pipelines; Program processors; Radio frequency; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
Type :
conf
DOI :
10.1109/DATE.2000.840881
Filename :
840881
Link To Document :
بازگشت