Title :
Design and FPGA Verification of UHF RFID reader digital baseband
Author :
Li, Xin ; Wang, Chunhua
Author_Institution :
Coll. of Inf. Sci. & Eng., Hunan Univ., Changsha, China
Abstract :
The digital baseband part is the core of UHF RFID reader, its functions and features make direct impact on the reader´s performance. So this paper presents the design and FPGA Verification of digital baseband system for UHF RFID reader based on ISO 18000-6b protocol. The digital baseband system consists of two parts: transmitter and receiver, which including frame header processing module, Manchester encoding module, FMO decoding module, CRC16 check module, control module, data processing module, anti-collision module. It is described in verilog HDL in RTL level, and simulated by Modelsim with the use of testbench, with Synplify for synthesizing and Quartus II for function simulation. FPGA proved it can work properly in the specified clock frequency based on the protocol.
Keywords :
UHF circuits; decoding; encoding; hardware description languages; radiofrequency identification; receivers; transmitters; CRC16 check module; FMO decoding module; FPGA verification; ISO 18000-6b protocol; Manchester encoding module; Modelsim; Quartus II; RTL level; Synplify; UHF RFID reader digital baseband design; anti-collision module; clock frequency; control module; data processing module; digital baseband system; function simulation; header processing module; receiver; transmitter; verilog HDL; Baseband; Decoding; Encoding; ISO standards; Protocols; Radiofrequency identification; Simulation; FPGA; ISO 18000–6b protocol; UHF RFID reader; digital baseband;
Conference_Titel :
Electrical and Control Engineering (ICECE), 2011 International Conference on
Conference_Location :
Yichang
Print_ISBN :
978-1-4244-8162-0
DOI :
10.1109/ICECENG.2011.6057487